summaryrefslogtreecommitdiffstatshomepage
path: root/src/devices/cpu/dspp/dsppdasm.cpp
blob: 40f290bf1f35fd37e286b8eb9f286c536d0cd623 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
// license:BSD-3-Clause
// copyright-holders:Philip Bennett, AJR
/***************************************************************************

    dsppdasm.c
    Disassembler for the portable DSPP emulator.

***************************************************************************/

#include "emu.h"
#include "dspp.h"
#include "dsppdasm.h"


/***************************************************************************
    CODE CODE
***************************************************************************/

uint32_t dspp_disassembler::opcode_alignment() const
{
	return 1;
}


//-------------------------------------------------
//  format_operand - Format the value encoded by
//  an instruction operand
//-------------------------------------------------

void dspp_disassembler::format_operand(std::ostream &stream, uint16_t operand)
{
	uint32_t numregs = 0;

	if (operand & 0x8000)
	{
		// Immediate value
		if ((operand & 0xc000) == 0xc000)
		{
			uint16_t val;

			if (operand & 0x2000)
			{
				// Left justify
				val = (operand & 0x1fff) << 3;
			}
			else
			{
				// Sign extend if right justified
				val = util::sext(operand, 13);
			}
			util::stream_format(stream, "#0x%04X", val);
		}
		else if((operand & 0xe000) == 0x8000)
		{
			// Address operand
			uint16_t addr = operand & 0x03ff;

			if (operand & 0x0400)
			{
				// Indirect
				stream << '@';
			}
			util::stream_format(stream, "[0x%03X]", addr);

			if (operand & 0x0800)
			{
				// Write Back
				stream << '!';
			}
		}
		else if ((operand & 0xe000) == 0xa000)
		{
			// 1 or 2 register operand
			numregs = (operand & 0x0400) ? 2 : 1;
		}
	}
	else
	{
		numregs = 3;
	}

	if (numregs > 0)
	{
		uint32_t shifter, regdi;

		// Shift successive register operands from a single operand word
		for (uint32_t i = 0; i < numregs; ++i)
		{
			if (i > 0)
				stream << ", ";

			shifter = ((numregs - i) - 1) * 5;
			regdi = (operand >> shifter) & 0x1f;

			if (regdi & 0x0010)
			{
				// Indirect?
				stream << '@';
			}
			util::stream_format(stream, "[R%d]", regdi & 0xf);

			if (numregs == 2)
			{
				if ((i == 0) && (operand & 0x1000))
					stream << '!';
				else if ((i == 1) && (operand & 0x0800))
					stream << '!';
			}
			else if (numregs == 1)
			{
				if (operand & 0x800)
					stream << '!';
			}
		}
	}
}



//**************************************************************************
//  OPCODE DISASSEMBLY
//**************************************************************************

//-------------------------------------------------
//  dasm_super_special - Disassemble a super
//  special control op
//-------------------------------------------------

offs_t dspp_disassembler::dasm_super_special(std::ostream &stream, uint16_t op)
{
	uint32_t sel = (op >> 7) & 7;

	switch (sel)
	{
		case 1: // BAC
		{
			stream << "BAC";
			return 1 | SUPPORTED;
		}

		case 4: // RTS
		{
			stream << "RTS";
			return 1 | STEP_OUT | SUPPORTED;
		}

		case 5: // OP_MASK
		{
			stream << "OP_MASK";
			return 1 | SUPPORTED;
		}

		case 7: // SLEEP
		{
			stream << "SLEEP";
			return 1 | SUPPORTED;
		}

		case 0: // NOP
		{
			stream << "NOP";
			return 1 | SUPPORTED;
		}

		default: // Unused
		{
			util::stream_format(stream, "0x%04X", op);
			return 1 | SUPPORTED;
		}
	}
}


//-------------------------------------------------
//  dasm_special - Disassemble a special control op
//-------------------------------------------------

offs_t dspp_disassembler::dasm_special(std::ostream &stream, offs_t pc, const data_buffer &opcodes, uint16_t op)
{
	switch ((op >> 10) & 7)
	{
		case 0:
		{
			return dasm_super_special(stream, op);
		}
		case 1: // JUMP
		{
			util::stream_format(stream, "JUMP 0x%03X", op & 0x3ff);
			return 1 | SUPPORTED;
		}
		case 2: // JSR
		{
			util::stream_format(stream, "JSR 0x%03X", op & 0x3ff);
			return 1 | STEP_OVER | SUPPORTED;
		}
		case 3: // BFM
		{
			util::stream_format(stream, "BFM 0x%03X", op & 0x3ff);
			return 1 | SUPPORTED;
		}
		case 4: // MOVEREG
		{
			uint32_t regdi = op & 0x3f;

			util::stream_format(stream, "MOVEREG %sR%d, ", (regdi & 0x0010) ? "@" : "", regdi & 0xf);
			format_operand(stream, opcodes.r16(pc + 1));
			return 2 | SUPPORTED;
		}
		case 5: // RBASE
		{
			util::stream_format(stream, "RBASE%d 0x%03X", (op & 3) << 2, op & 0x3fc);
			return 1 | SUPPORTED;
		}
		case 6: // MOVED
		{
			util::stream_format(stream, "MOVE [0x%03X], ", op & 0x3ff);
			format_operand(stream, opcodes.r16(pc + 1));
			return 2 | SUPPORTED;
		}
		case 7: // MOVEI
		{
			util::stream_format(stream, "MOVE @[0x%03X], ", op & 0x3ff);
			format_operand(stream, opcodes.r16(pc + 1));
			return 2 | SUPPORTED;
		}

		default:
		{
			util::stream_format(stream, "0x%04X", op);
			return 1 | SUPPORTED;
		}
	}
}


//-------------------------------------------------
//  dasm_branch - Disassemble a branch control op
//-------------------------------------------------

offs_t dspp_disassembler::dasm_branch(std::ostream &stream, uint16_t op)
{
	uint32_t mode = (op >> 13) & 3;
	uint32_t select = (op >> 12) & 1;
	uint32_t mask = (op >> 10) & 3;

	char flag0, flag1;

	if (select == 0)
	{
		flag0 = 'N';
		flag1 = 'V';
	}
	else
	{
		flag0 = 'C';
		flag1 = 'Z';
	}

	bool mask0 = (mask & 2) != 0;
	bool mask1 = (mask & 1) != 0;

	if (mode == 2)
		stream << "BFC ";
	else
		stream << "BTC ";

	if (mask0 && mask1)
	{
		stream << flag1;
		stream << flag0;
	}
	else if (mask0)
	{
		stream << flag0;
	}
	else if (mask1)
	{
		stream << flag1;
	}
	else
	{
		stream << '0';
	}

	util::stream_format(stream, ", 0x%03X", op & 0x3ff);
	return 1 | (mask0 || mask1 ? STEP_COND : 0) | SUPPORTED;
}


//-------------------------------------------------
//  dasm_complex_branch - Disassemble a complex
//  branch control op
//-------------------------------------------------

offs_t dspp_disassembler::dasm_complex_branch(std::ostream &stream, uint16_t op)
{
	uint32_t type = (op >> 10) & 7;

	switch (type)
	{
		case 0: // BLT
			stream << "BLT";
			break;
		case 1: // BLE
			stream << "BLE";
			break;
		case 2: // BGE
			stream << "BGE";
			break;
		case 3: // BGT
			stream << "BGT";
			break;
		case 4: // BHI
			stream << "BHI";
			break;
		case 5: // BLS
			stream << "BLS";
			break;
		case 6: // BXS
			stream << "BXS";
			break;
		case 7: // BXC
			stream << "BXC";
			break;
	}

	util::stream_format(stream, " 0x%03X", op & 0x3ff);
	return 1 | STEP_COND | SUPPORTED;
}


//-------------------------------------------------
//  dasm_control - Disassemble a control op
//-------------------------------------------------

offs_t dspp_disassembler::dasm_control(std::ostream &stream, offs_t pc, const data_buffer &opcodes, uint16_t op)
{
	uint32_t mode = (op >> 13) & 3;

	switch (mode)
	{
		// Special
		case 0:
		{
			return dasm_special(stream, pc, opcodes, op);
		}

		// Branches
		case 1: case 2:
		{
			return dasm_branch(stream, op);
		}

		// Complex branches
		case 3:
		{
			return dasm_complex_branch(stream, op);
		}

		default:
		{
			util::stream_format(stream, "0x%04X", op);
			return 1 | SUPPORTED;
		}
	}
}


//-------------------------------------------------
//  dasm_arithmetic - Disassemble an arithmetic op
//-------------------------------------------------

offs_t dspp_disassembler::dasm_arithmetic(std::ostream &stream, offs_t pc, const data_buffer &opcodes, uint16_t op)
{
	// Decode the various fields
	uint32_t numops = (op >> 13) & 3;
	uint32_t muxa = (op >> 10) & 3;
	uint32_t muxb = (op >> 8) & 3;
	uint32_t alu_op = (op >> 4) & 0xf;
	uint32_t barrel_code = op & 0xf;

	uint32_t opidx = 0;

	// Check for operand overflow
	if (numops == 0 && ((muxa == 1) || (muxa == 2) || (muxb == 1) || (muxb == 2)))
		numops = 4;

	// Implicit barrel shift
	if (barrel_code == 8)
		++numops;

	if (muxa == 3 || muxb == 3)
	{
		uint32_t mul_sel = (op >> 12) & 1;

		++opidx;
		if (mul_sel)
			++opidx;
	}

	stream << "LOAD ";

	if (alu_op != 1)
	{
		if (alu_op == 9)
			stream << "NOT ";

		switch (muxa)
		{
			case 0:
			{
				stream << "ACC";
				break;
			}
			case 1: case 2:
			{
				format_operand(stream, opcodes.r16(pc + 1 + opidx++));
				break;
			}
			case 3:
			{
				uint32_t mul_sel = (op >> 12) & 1;

				format_operand(stream, opcodes.r16(pc + 1));
				stream << " * ";
				if (mul_sel)
					format_operand(stream, opcodes.r16(pc + 2));
				else
					stream << "ACC";
				break;
			}
		}
	}

	switch (alu_op)
	{
		case 0: // _TRA
		{
			break;
		}
		case 1: // _NEG
		{
			stream << "NEG ";
			break;
		}
		case 2: // _+
		{
			stream << " + ";
			break;
		}
		case 3: // _+C
		{
			stream << " + C";
			break;
		}
		case 4: // _-
		{
			stream << " - ";
			break;
		}
		case 5: // _-B
		{
			stream << " - B";
			break;
		}
		case 6: // _++
		{
			stream << "++";
			break;
		}
		case 7: // _--
		{
			stream << "--";
			break;
		}
		case 8: // _TRL
		{
			break;
		}
		case 9: // _NOT
		{
			break;
		}
		case 10: // _AND
		{
			stream << " AND ";
			break;
		}
		case 11: // _NAND
		{
			stream << " NAND ";
			break;
		}
		case 12: // _OR
		{
			stream << " OR ";
			break;
		}
		case 13: // _NOR
		{
			stream << " NOR ";
			break;
		}
		case 14: // _XOR
		{
			stream << " XOR ";
			break;
		}
		case 15: // _XNOR
		{
			stream << " XNOR ";
			break;
		}
	}

	if (alu_op == 1 || alu_op == 2 || alu_op == 4 || alu_op >= 10)
	{
		switch (muxb)
		{
			case 0:
			{
				stream << "ACC";
				break;
			}
			case 1: case 2:
			{
				format_operand(stream, opcodes.r16(pc + 1 + opidx++));
				break;
			}
			case 3:
			{
				uint32_t mul_sel = (op >> 12) & 1;

				format_operand(stream, opcodes.r16(pc + 1));
				stream << " * ";
				if (mul_sel)
					format_operand(stream, opcodes.r16(pc + 2));
				else
					stream << "ACC";
				break;
			}
		}
	}

	// Barrel shift
	static const int32_t shifts[8] = { 0, 1, 2, 3, 4, 5, 8, 16 };

	if (barrel_code == 8)
	{
		stream << " SHIFT ";
		format_operand(stream, opcodes.r16(pc + 1 + opidx++));
	}

	else if (barrel_code & 8)
	{
		// Right shift
		uint32_t shift = shifts[(~barrel_code + 1) & 7];

		if (shift != 0)
		{
			util::stream_format(stream, " >> %d", shift);
		}
	}
	else
	{
		// Left shift
		uint32_t shift = shifts[barrel_code];

		if (shift == 16)
		{
			// Clip and saturate
			stream << " SAT";
		}
		else if (shift != 0)
		{
			util::stream_format(stream, " << %d", shift);
		}
	}

	if (opidx < numops)
	{
		stream << ", ";
		format_operand(stream, opcodes.r16(pc + 1 + opidx));
	}

	return (numops + 1) | SUPPORTED;
}

offs_t dspp_disassembler::disassemble(std::ostream &stream, offs_t pc, const data_buffer &opcodes, const data_buffer &params)
{
	// Decode and disassemble
	uint16_t op = opcodes.r16(pc);
	if (op & 0x8000)
		return dasm_control(stream, pc, opcodes, op);
	else
		return dasm_arithmetic(stream, pc, opcodes, op);
}