1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
|
// license:BSD-3-Clause
// copyright-holders:hap
/***************************************************************************
Alpha Denshi ALPHA-8201 family protection emulation
----------------------------------------------------------------------------
The Alpha-8x0x isn't a real CPU. It is a Hitachi HD44801 4-bit MCU, programmed
to interpret an external program using a custom instruction set. Alpha-8302
has an expanded instruction set, backwards compatible with Alpha-8201.
Game Year MCU
------------------------ ---- ---
Shougi 1982? 8201 (pcb)
Shougi 2 1982? 8201 (pcb)
Talbot 1982 8201?
Champion Base Ball 1983 8201 (schematics)
Exciting Soccer 1983 8302 (pcb)
Champion Base Ball II 1983 8302 (pcb, unofficial schematics)
Exciting Soccer II 1984 8303 (uses 8303+ opcodes)
Equites 1984 8303 (post)
Bull Fighter 1984 8303 (post)
Splendor Blast 1985 8303 (post)
Gekisou 1985 8304 (post)
The Koukou Yakyuu 1985 8304 (post)
High Voltage 1985 8304?(post says 8404, but readme says 8304)
Bingo Time 1986 8505
ALPHA-8201: "44801A75" -> HD44801, ROM code = A75
ALPHA-8302: "44801B35" -> HD44801, ROM code = B35
ALPHA-8303: "44801B42" -> HD44801, ROM code = B42
ALPHA-8304: "44801B43" -> HD44801, ROM code = B43
ALPHA-8505: "44801C57" -> HD44801, ROM code = C57
package / pin assign
ALPHA 8201 DIP 42
pin HD44801 Alpha
--- ------- -----
1 : D3 WR
2-4 : D4-D6 n.c.
5-7 : D7-D9 GND in shougi , n.c. in champbas
8-13 : D10-D15 n.c.
14 : n.c. n.c.
15 : RESET RESET
16 : GND GND
17 : OSC1 (champbas=384KHz)
18 : OSC2 n.c.
19 : !HLT Vcc
20 : !TEST Vcc
21 : Vcc Vcc
22-25: R00-R03 DB4-DB7
26-29: R10-R13 DB0-DB3
30 : INT0 GO (input)
31 : INT1 n.c.
32-35: R20-R23 A4-A7
36-39: R30-R33 A0-A3
40-41: D0-D1 A8-A9
42 : D2 /RD
TODO:
- bus conflicts?
- support larger RAM size, if any game uses it
----------------------------------------------------------------------------
Interpreted CPU reverse engineered info by Tatsuyuki Satoh
-----------------------
Register Set
-----------------------
PC : 10bit Program Pointer
A lower 8bits are loaded from the immediate.
A higher 2bits are loaded from the MB register.
MB : 2bit memory bank register, load PC[9:8] after branch
load high to higher 2bit of PC after branch.
RB : 3bit register bank select register
R0-R7 : internal? RAM register 8bitx8 (x8 bank)
A : 8bit
IX0/1 : memory indirect 'read' access pointer
IX2 : memory indirect 'write' access pointer
RXB : unknown , looks index register
LP0/1/2 : loop count register used by DJNZ operation
cf : carry flag
zf : zero flag
-----------------------
Memory Space
-----------------------
000 : unknown ...
001 : bit4..0 = pointer of current entry , bit7..6 = unknown
002-003 : entrypoint1 vector
004-005 : entrypoint2 vector
006-007 : entrypoint3 vector
008-009 : entrypoint4 vector
00A-00B : entrypoint5 vector
00C-00D : entrypoint6 vector
00E-00F : entrypoint7 vector
010-011 : entrypoint8 vector
012-013 : entrypoint9 vector
014-015 : entrypoint10 vector
016-017 : entrypoint11 vector
018-019 : entrypoint12 vector
01A-01B : entrypoint13 vector
01C-01D : entrypoint14 vector
01E-01F : entrypoint15 vector
020-0FF : bank 0, program / data memory
100-1FF : bank 1, program / data memory
200-2FF : bank 2, program / data memory
300-3FF : bank 3, program / data memory
The even address is the lower byte of the entry address.
The odd-address of entry point is a MB and status.
Bit 0 and 1 are a memory bank.
Bit 2 is HALT.At the time of set, it doesn't execute entry address.
After EXIT operation, Bit2 is set.
8201 CONFIRMED OPCODES:
----------------------
opcode mnemonic function flags
-------- ------------ ------------- -----
00000000 NOP - --
00000001 RORA ror A -C
00000010 ROLA rol A -C
00000011 INC RXB RXB+=2 ZC
00000100 DEC RXB RXB-=2 ZC (C=1 means No Borrow: RXB>=2)
00000101 INC A A++ ZC
00000110 DEC A A-- ZC (C=1 means No Borrow: A>=1)
00000110 CPL A A^=$FF --
00001aaa LD A,(IX0+i) A=[IX0+i] --
00010aaa LD A,(IX1+i) A=[IX1+i] --
00011aaa LD (IX2+i),A [IX2+i]=A --
00111aaa BIT R0.n ZF=R0 bit n Z-
0100aaa0 LD A,Rn A=Rn Z- [1]
0100aaa1 LD Rn,A Rn=A --
0101aaa0 ADD A,Rn A+=Rn ZC
0101aaa1 SUB A,Rn A-=Rn ZC (C=1 means No Borrow: A>=Rn)
0110aaa0 AND A,Rn A&=Rn Z-
0110aaa1 OR A,Rn A|=Rn Z-
0111aaaa ADD IX0,i IX0+=i --
1000aaaa ADD IX1,i IX1+=i --
1001aaaa ADD IX2,i IX2+=i --
1010aaaa LD RB,i RB=i -- Note: no bounds checking. Can set bank up to F.
1011-0aa LD MB,i set after-jump page
1011-1-- STOP
11000000 imm LD IX0,imm IX0=imm --
11000001 imm LD IX1,imm IX1=imm --
11000010 imm LD IX2,imm IX2=imm --
11000011 imm LD A,imm A=imm --
11000100 imm LD LP0,imm LP0=imm --
11000101 imm LD LP1,imm LP1=imm --
11000110 imm LD LP2,imm LP2=imm --
11000111 imm LD RXB,imm RXB=imm --
11001000 imm ADD A,imm A+=imm ZC
11001001 imm SUB A,imm A-=imm ZC (C=1 means No Borrow: A>=imm)
11001010 imm AND A,imm A&=imm Z-
11001011 imm OR A,imm A|=imm Z-
11001100 imm DJNZ LP0,imm LP0--,branch --
11001101 imm DJNZ LP1,imm LP1--,branch --
11001110 imm DJNZ LP2,imm LP2--,branch --
11001111 imm JNZ imm branch if !Z --
1101--00 imm JNC imm branch if !C --
1101--01 imm JZ imm branch if Z --
1101--1- imm J imm branch --
1110--xx mirror for the above
1111--xx mirror for the above
Notes:
[1] bug: the Z flag is not updated correctly after a LD A,Rn instruction. Fixed in 8302.
8302 CONFIRMED OPCODES:
----------------------
all of the 8201 ones, with stricter decoding for the following:
11010-00 imm JNC imm branch if !C --
11010-01 imm JZ imm branch if Z --
11010-1- imm J imm branch --
and these new opcodes:
opcode mnemonic function flags
-------- ------------ --------------- -----
11011000 imm LD A,(imm) A=MB:[imm] --
11011001 imm LD (imm),A MB:[imm]=A --
11011010 imm CMP A,imm temp=A-imm ZC
11011011 imm XOR A,imm A^=imm Z0
11011100 imm LD A,R(imm) A=reg(imm) --
11011101 imm LD R(imm),A reg(imm)=A --
11011110 imm JC imm branch if C --
11011111 imm CALL $xx save PC, branch --
11100000 EXG A,IX0 A<->IX0 --
11100001 EXG A,IX1 A<->IX1 --
11100010 EXG A,IX2 A<->IX2 --
11100011 EXG A,LP1 A<->LP1 --
11100100 EXG A,LP2 A<->LP2 --
11100101 EXG A,RXB A<->RXB --
11100110 EXG A,LP0 A<->LP0 --
11100111 EXG A,RB A<->RB --
11101000 LD IX0,A IX0=A --
11101001 LD IX1,A IX1=A --
11101010 LD IX2,A IX2=A --
11101011 LD LP1,A LP1=A --
11101100 LD LP2,A LP2=A --
11101101 LD RXB,A RXB=A --
11101110 LD LP0,A LP0=A --
11101111 LD RB,A RB=A --
11110000 EXG IX0,IX1 IX0<->IX1 --
11110001 EXG IX0,IX2 IX0<->IX2 --
11110010 REP LD (IX2),(RXB) equivalent to LD (IX2),(RXB); INC RXB; DJNZ LP0
11110011 REP LD (RXB),(IX0) equivalent to LD (RXB),(IX0); INC RXB; DJNZ LP0
11110100 SAVE ZC save ZC --
11110101 REST ZC restore ZC ZC
11110110 LD (RXB),A reg(RXB)=A --
11110111 LD A,(RXB) A=reg(RXB) --
11111000 CMP A,(RXB) temp=A-reg(RXB) ZC
11111001 XOR A,(RXB) A^=reg(RXB) Z0
11111010 ADD A,CF if (C) A++ ZC
11111011 SUB A,!CF if (!C) A-- ZC
11111100 TST A A==0? Z-
11111101 CLR A A=0 --
11111110 LD A,(IX0+A) A=[IX0+A] --
11111111 RET restore PC --
8303 CONFIRMED OPCODES:
----------------------
all of the 8302 ones, with stricter decoding for the following:
11010000 imm JNC imm branch if !C --
11010001 imm JZ imm branch if Z --
1101001- imm J imm branch --
additionally, this opcode is modified to support 11-bit instead of 10-bit
external addressing, this wasn't used in games however.
1011-0aa LD MB,i modified so that bit 3 is shifted to bit 2 before loading MB.
and these new opcodes are added:
110101--
11010100 imm LD A,(R77:$%02X)
11010101 imm LD (R77:$%02X),A
11010110 imm LD PC,(R77:$%02X) [1]
11010111 imm LD (R77:$%02X),PC [2]
Notes:
[1] appears to be LD PC,x in the disassembly, however it's LD LP0,x for kouyakyu
which uses a 8304, so the opcode was probably changed again.
[2] appears to be LD x,PC in the disassembly, however it's LD x,LP0 for hvoltage
which uses a 8304 (or 8404?), so the opcode was probably changed again.
***************************************************************************/
#include "emu.h"
#include "alpha8201.h"
/**************************************************************************/
DEFINE_DEVICE_TYPE(ALPHA_8201, alpha_8201_device, "alpha8201", "ALPHA-8201")
//-------------------------------------------------
// alpha_8201_device - constructor
//-------------------------------------------------
alpha_8201_device::alpha_8201_device(const machine_config &mconfig, const char *tag, device_t *owner, u32 clock)
: device_t(mconfig, ALPHA_8201, tag, owner, clock)
, m_mcu(*this, "mcu")
{
}
//-------------------------------------------------
// device_start - device-specific startup
//-------------------------------------------------
void alpha_8201_device::device_start()
{
m_shared_ram = make_unique_clear<u8[]>(0x400);
// zerofill
m_bus = 0;
m_mcu_address = 0;
m_mcu_d = 0;
memset(m_mcu_r, 0, sizeof(m_mcu_r));
// register for savestates
save_pointer(NAME(m_shared_ram), 0x400);
save_item(NAME(m_bus));
save_item(NAME(m_mcu_address));
save_item(NAME(m_mcu_d));
save_item(NAME(m_mcu_r));
}
//-------------------------------------------------
// device_add_mconfig - add device configuration
//-------------------------------------------------
void alpha_8201_device::device_add_mconfig(machine_config &config)
{
HD44801(config, m_mcu, DERIVED_CLOCK(1,1)); // 8H
m_mcu->read_r<0>().set(FUNC(alpha_8201_device::mcu_data_r));
m_mcu->read_r<1>().set(FUNC(alpha_8201_device::mcu_data_r));
m_mcu->write_r<0>().set(FUNC(alpha_8201_device::mcu_data_w));
m_mcu->write_r<1>().set(FUNC(alpha_8201_device::mcu_data_w));
m_mcu->write_r<2>().set(FUNC(alpha_8201_device::mcu_data_w));
m_mcu->write_r<3>().set(FUNC(alpha_8201_device::mcu_data_w));
m_mcu->write_d().set(FUNC(alpha_8201_device::mcu_d_w));
}
//-------------------------------------------------
// device_reset - device-specific reset
//-------------------------------------------------
void alpha_8201_device::device_reset()
{
m_bus = 0;
m_mcu->set_input_line(0, CLEAR_LINE);
}
/***************************************************************************
Internal I/O
***************************************************************************/
void alpha_8201_device::mcu_writeram()
{
// RAM WR is level-triggered
if (m_bus && (m_mcu_d & 0xc) == 0xc)
m_shared_ram[m_mcu_address] = m_mcu_r[0] << 4 | m_mcu_r[1];
}
void alpha_8201_device::mcu_update_address()
{
m_mcu_address = (m_mcu_d << 8 & 0x300) | m_mcu_r[2] << 4 | m_mcu_r[3];
mcu_writeram();
}
u8 alpha_8201_device::mcu_data_r(offs_t offset)
{
u8 ret = 0;
if (m_bus && ~m_mcu_d & 4)
ret = m_shared_ram[m_mcu_address];
else
logerror("%s: MCU side invalid read\n", tag());
if (offset == 0)
ret >>= 4;
return ret & 0xf;
}
void alpha_8201_device::mcu_data_w(offs_t offset, u8 data)
{
// R0,R1: RAM data
// R2,R3: RAM A0-A7
m_mcu_r[offset] = data & 0xf;
mcu_update_address();
}
void alpha_8201_device::mcu_d_w(u16 data)
{
// D0,D1: RAM A8,A9
// D2: _RD
// D3: WR
m_mcu_d = data;
mcu_update_address();
}
/***************************************************************************
I/O for External Interface
***************************************************************************/
WRITE_LINE_MEMBER(alpha_8201_device::bus_dir_w)
{
// set RAM bus direction to 0: external, 1: MCU side
// selects one of two 74LS245 (octal bus transceiver) for databus, address bus via
// a couple of 74LS157 (2-input multiplexer)
m_bus = (state) ? 1 : 0;
mcu_writeram();
}
WRITE_LINE_MEMBER(alpha_8201_device::mcu_start_w)
{
// connected to MCU INT0
m_mcu->set_input_line(0, (state) ? ASSERT_LINE : CLEAR_LINE);
}
u8 alpha_8201_device::ext_ram_r(offs_t offset)
{
// going by exctsccr, m_bus has no effect here
return m_shared_ram[offset & 0x3ff];
}
void alpha_8201_device::ext_ram_w(offs_t offset, u8 data)
{
// going by exctsccr, m_bus has no effect here
m_shared_ram[offset & 0x3ff] = data;
}
|