summaryrefslogtreecommitdiffstatshomepage
path: root/src/mame/includes/nds.h
blob: ae3b1755a312489764b32cfd5c28959289c0e257 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
// license:BSD-3-Clause
// copyright-holders:Ryan Holtz, R. Belmont
#pragma once

#ifndef MAME_INCLUDES_NDS_H
#define MAME_INCLUDES_NDS_H

#include "cpu/arm7/arm7.h"
#include "cpu/arm7/arm7core.h"
#include "machine/bankdev.h"
#include "machine/timer.h"

class nds_state : public driver_device
{
public:
	nds_state(const machine_config &mconfig, device_type type, const char *tag)
		: driver_device(mconfig, type, tag),
		m_arm7(*this, "arm7"),
		m_arm9(*this, "arm9"),
		m_firmware(*this, "firmware"),
		m_arm7wrambnk(*this, "nds7wram"),
		m_arm9wrambnk(*this, "nds9wram"),
		m_arm7ram(*this, "arm7ram")
	{ }

	void machine_start() override;
	void machine_reset() override;

	// ARM7
	DECLARE_READ32_MEMBER(arm7_io_r);
	DECLARE_WRITE32_MEMBER(arm7_io_w);

	// ARM9
	DECLARE_READ32_MEMBER(arm9_io_r);
	DECLARE_WRITE32_MEMBER(arm9_io_w);

	DECLARE_READ32_MEMBER(wram_first_half_r);
	DECLARE_READ32_MEMBER(wram_second_half_r);
	DECLARE_WRITE32_MEMBER(wram_first_half_w);
	DECLARE_WRITE32_MEMBER(wram_second_half_w);
	DECLARE_READ32_MEMBER(wram_arm7mirror_r);
	DECLARE_WRITE32_MEMBER(wram_arm7mirror_w);

	void nds(machine_config &config);
	void nds7_wram_map(address_map &map);
	void nds9_wram_map(address_map &map);
	void nds_arm7_map(address_map &map);
	void nds_arm9_map(address_map &map);
protected:
	required_device<arm7_cpu_device> m_arm7;
	required_device<arm946es_cpu_device> m_arm9;
	required_region_ptr<uint32_t> m_firmware;
	required_device<address_map_bank_device> m_arm7wrambnk, m_arm9wrambnk;
	required_shared_ptr<uint32_t> m_arm7ram;

	enum {
		TIMER_OFFSET = (0x100/4),
		RTC_OFFSET = (0x138/4),
		IPCSYNC_OFFSET = (0x180/4),
		AUX_SPI_CNT_OFFSET = (0x1a0/4),
		GAMECARD_BUS_CTRL_OFFSET = (0x1a4/4),
		GAMECARD_DATA_OFFSET = (0x1a8/4),
		GAMECARD_DATA_2_OFFSET = (0x1ac/4),
		SPI_CTRL_OFFSET = (0x1c0/4),
		IME_OFFSET = (0x208/4),
		IE_OFFSET = (0x210/4),
		IF_OFFSET = (0x214/4),
		WRAMSTAT_OFFSET = (0x241/4),
		VRAMCNT_A_OFFSET = (0x240/4),
		WRAMCNT_OFFSET = (0x244/4),
		VRAMCNT_H_OFFSET = (0x248/4),
		POSTFLG_OFFSET = (0x300/4),
		GAMECARD_DATA_IN_OFFSET = (0x100010/4),
		POSTFLG_PBF_SHIFT = 0,
		POSTFLG_RAM_SHIFT = 1,
		POSTFLG_PBF_MASK = (1 << POSTFLG_PBF_SHIFT),
		POSTFLG_RAM_MASK = (1 << POSTFLG_RAM_SHIFT),
		GAMECARD_DATA_READY = (1 << 23),
		GAMECARD_BLOCK_BUSY = (1 << 31)
	};

	uint32_t m_arm7_postflg;
	uint32_t m_arm9_postflg;
	uint32_t m_gamecard_ctrl, m_cartdata_len;
	uint32_t m_ime[2], m_ie[2], m_if[2];
	uint16_t m_arm7_ipcsync, m_arm9_ipcsync, m_spicnt;
	uint8_t m_WRAM[0x8000];
	uint8_t m_wramcnt;
	uint8_t m_vramcnta, m_vramcntb, m_vramcntc, m_vramcntd, m_vramcnte, m_vramcntf, m_vramcntg, m_vramcnth, m_vramcnti;
	bool m_arm7halted;

	// DMA
	emu_timer *m_dma_timer[8];
	uint32_t m_dma_src[8];
	uint32_t m_dma_dst[8];
	uint16_t m_dma_cnt[8];

	// Timers
	uint32_t m_timer_regs[8];
	uint16_t m_timer_reload[8];
	int m_timer_recalc[8];
	double m_timer_hz[8];

	emu_timer *m_tmr_timer[8], *m_irq_timer;

	TIMER_CALLBACK_MEMBER(dma_complete);
	TIMER_CALLBACK_MEMBER(timer_expire);
	TIMER_CALLBACK_MEMBER(handle_irq);

	void request_irq(int which_cpu, uint32_t int_type);
	void dma_exec(int ch);
};

#endif // INCLUDES_NDS_H