summaryrefslogtreecommitdiffstatshomepage
path: root/src/devices/bus/isa/chessmsr.h
blob: 9144db455dd579856bceb73f1e15d425abd14cf4 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
// license:BSD-3-Clause
// copyright-holders:hap
/*

  The ChessMachine SR by Tasc

*/

#ifndef MAME_BUS_ISA_CHESSMSR_H
#define MAME_BUS_ISA_CHESSMSR_H

#pragma once

#include "isa.h"
#include "cpu/arm/arm.h"
#include "machine/gen_latch.h"


class isa8_chessmsr_device :
		public device_t,
		public device_isa8_card_interface
{
public:
	// construction/destruction
	isa8_chessmsr_device(const machine_config &mconfig, const char *tag, device_t *owner, uint32_t clock);

protected:
	// device-level overrides
	virtual void device_start() override;
	virtual void device_reset() override;
	virtual void device_reset_after_children() override;
	virtual void device_add_mconfig(machine_config &config) override;

	virtual ioport_constructor device_input_ports() const override;

private:
	required_device<arm_cpu_device> m_maincpu;
	required_device<generic_latch_8_device> m_mainlatch;
	required_device<generic_latch_8_device> m_sublatch;
	optional_shared_ptr<u32> m_ram;

	u8 m_ram_offset;
	bool m_suspended;
	bool m_installed;

	uint8_t chessmsr_r(offs_t offset);
	void chessmsr_w(offs_t offset, uint8_t data);

	void chessmsr_mem(address_map &map);
};


DECLARE_DEVICE_TYPE(ISA8_CHESSMSR, isa8_chessmsr_device)

#endif // MAME_BUS_ISA_CHESSMSR_H