// license:BSD-3-Clause // copyright-holders:Miodrag Milanovic, Jonathan Gevaryahu /*************************************************************************** DEC VT240 31/03/2010 Skeleton driver. TODO: - understand how PCG works, it should be a funky i/o $30 to uPD7220 DMA transfer; - hook-up T11, rst65 irq + $20 reads are latches for that ROM POST notes: 0x0139: ROM test 0x015f: RAM test 0x0071: RAM fill to 0x00 0x1c8f: UPD7220 // vt240: x2212 nvram at E56 ****************************************************************************/ #include "emu.h" #include "bus/rs232/rs232.h" #include "cpu/i8085/i8085.h" #include "cpu/t11/t11.h" #include "machine/clock.h" #include "machine/dec_lk201.h" #include "machine/i8251.h" #include "machine/mc68681.h" #include "machine/ms7004.h" #include "machine/ram.h" #include "video/upd7220.h" #define VERBOSE_DBG 1 /* general debug messages */ #define DBG_LOG(N,M,A) \ do { \ if(VERBOSE_DBG>=N) \ { \ logerror("%11.6f at %s: ",machine().time().as_double(),machine().describe_context()); \ logerror A; \ } \ } while (0) class vt240_state : public driver_device { public: vt240_state(const machine_config &mconfig, device_type type, const char *tag) : driver_device(mconfig, type, tag), m_maincpu(*this, "maincpu"), m_i8251(*this, "i8251"), m_duart(*this, "duart"), m_hgdc(*this, "upd7220"), m_video_ram(*this, "video_ram"){ } required_device m_maincpu; required_device m_i8251; DECLARE_WRITE_LINE_MEMBER(write_keyboard_clock); required_device m_duart; required_device m_hgdc; DECLARE_READ8_MEMBER( test_r ); DECLARE_READ8_MEMBER( pcg_r ); DECLARE_WRITE8_MEMBER( pcg_w ); //UINT16 m_pcg_addr; //UINT8 m_pcg_internal_addr; //UINT8 *m_char_rom; required_shared_ptr m_video_ram; DECLARE_DRIVER_INIT(vt240); virtual void machine_reset(); INTERRUPT_GEN_MEMBER(vt240_irq); UPD7220_DRAW_TEXT_LINE_MEMBER( hgdc_draw_text ); }; WRITE_LINE_MEMBER(vt240_state::write_keyboard_clock) { m_i8251->write_txc(state); m_i8251->write_rxc(state); } /* TODO */ UPD7220_DRAW_TEXT_LINE_MEMBER( vt240_state::hgdc_draw_text ) { //int x; //int xi,yi; //int tile,color; //UINT8 tile_data; #if 0 for( x = 0; x < pitch; x++ ) { tile = (vram[(addr+x)*2] & 0xff); color = (vram[(addr+x)*2+1] & 0x0f); for( yi = 0; yi < lr; yi++) { tile_data = m_char_rom[(tile*8+yi) & 0x7ff]; if(cursor_on && cursor_addr == addr+x) //TODO tile_data^=0xff; for( xi = 0; xi < 8; xi++) { int res_x,res_y; int pen = (tile_data >> xi) & 1 ? color : 0; if(yi >= 8) { pen = 0; } res_x = x * 8 + xi; res_y = y + yi; if(res_x > screen_max_x || res_y > screen_max_y) continue; bitmap.pix16(res_y, res_x) = pen; } } } #endif } /* presumably communication with T11 */ READ8_MEMBER( vt240_state::test_r ) { //m_maincpu->set_input_line(I8085_RST65_LINE, CLEAR_LINE); return rand(); } // PDF page 78 (4-25) static ADDRESS_MAP_START( vt240_mem, AS_PROGRAM, 16, vt240_state ) ADDRESS_MAP_UNMAP_HIGH AM_RANGE (0000000, 0077777) AM_ROM // 0170xxx MEM MAP/8085 decoder AM_RANGE (0171000, 0171003) AM_DEVREADWRITE8("i8251", i8251_device, data_r, data_w, 0x00ff) AM_RANGE (0171004, 0171007) AM_DEVREADWRITE8("i8251", i8251_device, status_r, control_w, 0x00ff) AM_RANGE (0172000, 0172077) AM_DEVREADWRITE8("duart", mc68681_device, read, write, 0xff) // 0173000 Video logic // 0174000 Video logic // 017500x Video logic // 0176xxx NVR // 017700x System comm logic ADDRESS_MAP_END // PDF page 134 (6-9) #if 0 static ADDRESS_MAP_START(vt240_char_mem, AS_PROGRAM, 8, vt240_state) ADDRESS_MAP_UNMAP_HIGH AM_RANGE(0x0000, 0x3fff) AM_ROM AM_REGION("charcpu", 0) AM_RANGE(0x4000, 0x5fff) AM_ROM AM_REGION("charcpu", 0x8000) AM_RANGE(0x8000, 0x87ff) AM_RAM ADDRESS_MAP_END static ADDRESS_MAP_START(vt240_char_io, AS_IO, 8, vt240_state) ADDRESS_MAP_UNMAP_HIGH ADDRESS_MAP_GLOBAL_MASK(0xff) AM_RANGE(0x00, 0x01) AM_DEVREADWRITE("upd7220", upd7220_device, read, write) AM_RANGE(0x20, 0x20) AM_READ(test_r) //AM_RANGE(0x30, 0x30) AM_READWRITE(pcg_r,pcg_w) // 0x30 PCG ADDRESS_MAP_END #endif static ADDRESS_MAP_START( upd7220_map, AS_0, 16, vt240_state) AM_RANGE(0x00000, 0x3ffff) AM_RAM AM_SHARE("video_ram") ADDRESS_MAP_END /* Input ports */ static INPUT_PORTS_START( vt240 ) INPUT_PORTS_END void vt240_state::machine_reset() { } INTERRUPT_GEN_MEMBER(vt240_state::vt240_irq) { //device.execute().set_input_line(I8085_RST65_LINE, ASSERT_LINE); } static const gfx_layout vt240_chars_8x10 = { 8,10, RGN_FRAC(1,1), 1, { 0 }, { STEP8(0,1) }, { 0*8, 1*8, 2*8, 3*8, 4*8, 5*8, 6*8, 7*8, 8*8, 9*8 }, 8*10 }; static GFXDECODE_START( vt240 ) GFXDECODE_ENTRY( "charcpu", 0x338*10-2, vt240_chars_8x10, 0, 8 ) GFXDECODE_END static MACHINE_CONFIG_FRAGMENT( vt240_motherboard ) MCFG_CPU_ADD("maincpu", T11, XTAL_7_3728MHz) // confirm MCFG_CPU_PROGRAM_MAP(vt240_mem) MCFG_T11_INITIAL_MODE(5 << 13) /* MCFG_CPU_ADD("charcpu", I8085A, XTAL_16MHz / 4) MCFG_CPU_PROGRAM_MAP(vt240_char_mem) MCFG_CPU_IO_MAP(vt240_char_io) MCFG_CPU_VBLANK_INT_DRIVER("screen", vt240_state, vt240_irq) */ MCFG_SCREEN_ADD("screen", RASTER) MCFG_SCREEN_REFRESH_RATE(50) MCFG_SCREEN_VBLANK_TIME(ATTOSECONDS_IN_USEC(2500)) /* not accurate */ MCFG_SCREEN_SIZE(640, 480) MCFG_SCREEN_VISIBLE_AREA(0, 640-1, 0, 480-1) // MCFG_VIDEO_START_OVERRIDE(vt240_state,vt240) MCFG_SCREEN_UPDATE_DEVICE("upd7220", upd7220_device, screen_update) MCFG_PALETTE_ADD_BLACK_AND_WHITE("palette") MCFG_GFXDECODE_ADD("gfxdecode", "palette", vt240) MCFG_DEVICE_ADD("upd7220", UPD7220, XTAL_4MHz / 4) MCFG_DEVICE_ADDRESS_MAP(AS_0, upd7220_map) MCFG_UPD7220_DRAW_TEXT_CALLBACK_OWNER(vt240_state, hgdc_draw_text) MCFG_MC68681_ADD("duart", XTAL_3_6864MHz) /* 2681 duart (not 68681!) */ // MCFG_MC68681_IRQ_CALLBACK(WRITELINE(dectalk_state, dectalk_duart_irq_handler)) MCFG_MC68681_A_TX_CALLBACK(DEVWRITELINE("rs232", rs232_port_device, write_txd)) // MCFG_MC68681_B_TX_CALLBACK(WRITELINE(dectalk_state, dectalk_duart_txa)) // MCFG_MC68681_INPORT_CALLBACK(READ8(dectalk_state, dectalk_duart_input)) // MCFG_MC68681_OUTPORT_CALLBACK(WRITE8(dectalk_state, dectalk_duart_output)) // MCFG_I8251_DTR_HANDLER(DEVWRITELINE("rs232", rs232_port_device, write_dtr)) // MCFG_I8251_RTS_HANDLER(DEVWRITELINE("rs232", rs232_port_device, write_rts)) MCFG_RS232_PORT_ADD("rs232", default_rs232_devices, "null_modem") MCFG_RS232_RXD_HANDLER(DEVWRITELINE("duart", mc68681_device, rx_a_w)) // MCFG_RS232_DSR_HANDLER(DEVWRITELINE("duart", mc68681_device, ipX_w)) MACHINE_CONFIG_END static MACHINE_CONFIG_START( mc7105, vt240_state ) MCFG_FRAGMENT_ADD(vt240_motherboard) // serial connection to MS7004 keyboard MCFG_DEVICE_ADD("i8251", I8251, 0) // MCFG_I8251_RXRDY_HANDLER(DEVWRITELINE("pic8259", pic8259_device, ir1_w)) MCFG_DEVICE_ADD("ms7004", MS7004, 0) MCFG_MS7004_TX_HANDLER(DEVWRITELINE("i8251", i8251_device, write_rxd)) // baud rate is supposed to be 4800 but keyboard is slightly faster MCFG_DEVICE_ADD("keyboard_clock", CLOCK, 4960*16) MCFG_CLOCK_SIGNAL_HANDLER(WRITELINE(vt240_state, write_keyboard_clock)) MACHINE_CONFIG_END /* ROM definition */ ROM_START( mc7105 ) ROM_REGION( 0x10000, "charcpu", ROMREGION_ERASEFF ) ROM_LOAD( "027.bin", 0x8000, 0x8000, CRC(a159b412) SHA1(956097ccc2652d494258b3682498cfd3096d7d4f)) ROM_LOAD( "028.bin", 0x0000, 0x8000, CRC(b253151f) SHA1(22ffeef8eb5df3c38bfe91266f26d1e7822cdb53)) ROM_REGION( 0x20000, "maincpu", ROMREGION_ERASEFF ) ROM_LOAD16_BYTE( "029.bin", 0x00000, 0x8000, CRC(4a6db217) SHA1(47637325609ea19ffab61fe31e2700d72fa50729)) ROM_LOAD16_BYTE( "031.bin", 0x00001, 0x8000, CRC(47129579) SHA1(39de9e2e26f90c5da5e72a09ff361c1a94b9008a)) ROM_LOAD16_BYTE( "030.bin", 0x10000, 0x8000, CRC(05fd7b75) SHA1(2ad8c14e76accfa1b9b8748c58e9ebbc28844a47)) ROM_LOAD16_BYTE( "032.bin", 0x10001, 0x8000, CRC(e81d93c4) SHA1(982412a7a6e65d6f6b4f66bd093e54ee16f31384)) ROM_END /* ROM definition */ ROM_START( vt240 ) ROM_REGION( 0x10000, "charcpu", ROMREGION_ERASEFF ) ROM_LOAD( "23-008e6-00.e100", 0x0000, 0x8000, CRC(ebc8a2fe) SHA1(70838175f8302fdc0dee79b2403fa95e6d989206)) ROM_REGION( 0x20000, "maincpu", ROMREGION_ERASEFF ) ROM_DEFAULT_BIOS( "vt240" ) // according to the schematics an even older set exists, variation 'E1' with roms: // e100/8085: 23-003e6 // e20: 23-001e6 // e22: 23-002e6 // e19: 23-048e5 // e21: 23-049e5 // but according to the Field Change Order below, the initial release is V2.1, so the above must be a prototype. // DOL for v2.1 to v2.2 change: http://web.archive.org/web/20060905145200/http://cmcnabb.cc.vt.edu/dec94mds/vt240dol.txt ROM_SYSTEM_BIOS( 0, "vt240v21", "VT240 V2.1" ) // initial factory release, FCO says this was 8 Feburary 1985 ROMX_LOAD( "23-006e6-00.e20", 0x00000, 0x8000, CRC(79C11D82) SHA1(5A6FE5B75B6504A161F2C9B148C0FE9F19770837), ROM_SKIP(1) | ROM_BIOS(1)) ROMX_LOAD( "23-004e6-00.e22", 0x00001, 0x8000, CRC(EBA10FEF) SHA1(C0EE4D8E4EEB70066F03F3D17A7E2F2BD0B5F8AD), ROM_SKIP(1) | ROM_BIOS(1)) ROMX_LOAD( "23-007e6-00.e19", 0x10000, 0x8000, CRC(D18A2AB8) SHA1(37F448A332FC50298007ED39C8BF1AB1EB6D4CAE), ROM_SKIP(1) | ROM_BIOS(1)) ROMX_LOAD( "23-005e6-00.e21", 0x10001, 0x8000, CRC(558D0285) SHA1(E96A49BF9D55D8AB879D9B39AA380368C5C9ADE0), ROM_SKIP(1) | ROM_BIOS(1)) ROM_SYSTEM_BIOS( 1, "vt240", "VT240 V2.2" ) // Revised version, December 1985 ROMX_LOAD( "23-058e6.e20", 0x00000, 0x8000, CRC(D2A56B90) SHA1(39CBB26134D7D8BA308DF3A93228918A5945B45F), ROM_SKIP(1) | ROM_BIOS(2)) ROMX_LOAD( "23-056e6.e22", 0x00001, 0x8000, CRC(C46E13C3) SHA1(0F2801FA7483D1F97708143CD81AE0816BF9A435), ROM_SKIP(1) | ROM_BIOS(2)) ROMX_LOAD( "23-059e6.e19", 0x10000, 0x8000, CRC(F8393346) SHA1(1E28DAF1B7F2BDABC47CE2F6FA99EF038B275A29), ROM_SKIP(1) | ROM_BIOS(2)) ROMX_LOAD( "23-057e6.e21", 0x10001, 0x8000, CRC(7CE9DCE9) SHA1(5A105E5BDCA13910B3B79CC23567CE2DC36B844D), ROM_SKIP(1) | ROM_BIOS(2)) // E39, E85, E131 are empty. ROM_REGION( 0x1000, "proms", ROMREGION_ERASEFF ) ROM_LOAD( "23-351a1.e149", 0x0000, 0x0020, NO_DUMP) // 82s123; DRAM RAS/CAS Timing PROM ROM_LOAD( "23-352a1.e187", 0x0020, 0x0020, NO_DUMP) // 82s123; "CT0" Timing PROM ROM_LOAD( "23-369a1.e53", 0x0040, 0x0020, NO_DUMP) // 82s123; ROM and RAM mapping PROM ROM_LOAD( "23-370a1.e188", 0x0060, 0x0020, NO_DUMP) // 82s123; "CT1" Timing PROM ROM_LOAD( "23-994a9.e74", 0x0100, 0x0200, NO_DUMP) // 82s131; T11 Interrupt Encoder PROM ROM_REGION( 0x1000, "pals", 0 ) ROM_LOAD( "23-087j5.e182.e183.jed", 0x0000, 0x1000, NO_DUMP ) // PAL16L8ACN; "Logic Unit" Character Pattern Related ROM_END /* Driver */ DRIVER_INIT_MEMBER(vt240_state,vt240) { UINT8 *ROM = memregion("charcpu")->base(); /* patch T11 check */ ROM[0x09d] = 0x00; ROM[0x09e] = 0x00; ROM[0x09f] = 0x00; /* ROM checksum */ ROM[0x15c] = 0x00; ROM[0x15d] = 0x00; ROM[0x15e] = 0x00; } /* YEAR NAME PARENT COMPAT MACHINE INPUT CLASS INIT COMPANY FULLNAME FLAGS */ COMP( 1983, vt240, 0, 0, mc7105, vt240, vt240_state, vt240, "Digital Equipment Corporation", "VT240", GAME_NOT_WORKING | GAME_NO_SOUND) //COMP( 1983, vt241, 0, 0, vt220, vt220, driver_device, 0, "Digital Equipment Corporation", "VT241", GAME_NOT_WORKING | GAME_NO_SOUND) // NOTE: the only difference between VT240 and VT241 is the latter comes with a VR241 Color monitor, while the former comes with a mono display; the ROMs and operation are identical. COMP( 1983, mc7105, 0, 0, mc7105, vt240, vt240_state, vt240, "Elektronika", "MC7105", GAME_NOT_WORKING | GAME_NO_SOUND)